Part Number Hot Search : 
SI3056 00MHZ BZG03C47 M93S46DW AK8181F ILD1206T S0212 NJU7384
Product Description
Full Text Search
 

To Download M27V512-100K1TR Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1/16 not for new design july 2000 this is information on a product still in production but not recommended for new designs. m27v512 512 kbit (64kb x 8) low voltage uv eprom and otp eprom n m27v512 is replaced by the m27w512 n 3v to 3.6v low voltage in read operation n access time: 100ns n low power consumption: C active current 10ma at 5mhz C standby current 10a n programming voltage: 12.75v 0.25v n programming time: 100s/word n electronic signature C manufacturer code: 20h C device code: 3dh description the m27v512 is a low voltage 512 kbit eprom offered in the two ranges uv (ultra violet erase) and otp (one time programmable). it is ideally suited for microprocessor systems and is orga- nized as 65,536 by 8 bits. the m27v512 operates in the read mode with a supply voltage as low as 3v. the decrease in op- erating power allows either a reduction of the size of the battery or an increase in the time between battery recharges. the fdip28w (window ceramic frit-seal package) has transparent lid which allows the user to ex- pose the chip to ultraviolet light to erase the bit pat- tern. a new pattern can then be written to the device by following the programming procedure. for applications where the content is programmed only one time and erasure is not required, the m27v512 is offered in pdip28, plcc32 and tsop28 (8 x 13.4 mm) packages. figure 1. logic diagram ai00732b 16 q0-q7 v cc m27v512 gv pp v ss 8 a0-a15 e 1 28 28 1 fdip28w (f) pdip28 (b) plcc32 (k) tsop28 (n) 8 x 13.4 mm obsolete product(s) - obsolete product(s)
m27v512 2/16 figure 2b. lcc connections ai00733b a13 a8 a10 q4 17 a0 nc q0 q1 q2 du q3 a6 a3 a2 a1 a5 a4 9 a14 a9 1 a15 a11 q6 a7 q7 32 du v cc m27v512 a12 nc q5 gv pp e 25 v ss figure 2a. dip connections a1 a0 q0 a7 a4 a3 a2 a6 a5 a13 a10 a8 a9 q7 a14 a11 gv pp e q5 q1 q2 q3 v ss q4 q6 a12 a15 v cc ai01907 m27v512 8 1 2 3 4 5 6 7 9 10 11 12 13 14 16 15 28 27 26 25 24 23 22 21 20 19 18 17 figure 2c. tsop connections a1 a0 q0 a5 a2 a4 a3 a9 a11 q7 a8 gv pp e q5 q1 q2 q3 q4 q6 a13 a14 a12 a6 a15 v cc a7 ai00734b m27v512 28 1 22 78 14 15 21 v ss a10 table 1. signal names a0-a15 address inputs q0-q7 data outputs e chip enable g v pp output enable v cc supply voltage v ss ground nc not connected internally du dont use obsolete product(s) - obsolete product(s)
3/16 m27v512 table 2. absolute maximum ratings (1) note: 1. except for the rating "operating temperature range", stresses above those listed in the table "absolute maximum ratings" may cause permanent damage to the device. these are stress ratings only and operation of the device at these or any other condition s above those indicated in the operating sections of this specification is not implied. exposure to absolute maximum rating condi - tions for extended periods may affect device reliability. refer also to the stmicroelectronics sure program and other relevant qual- ity documents. 2. minimum dc voltage on input or output is C0.5v with possible undershoot to C2.0v for a period less than 20ns. maximum dc voltage on output is v cc +0.5v with possible overshoot to v cc +2v for a period less than 20ns. 3. depends on range. table 3. operating modes note: x = v ih or v il , v id = 12v 0.5v. table 4. electronic signature symbol parameter value unit t a ambient operating temperature (3) C40 to 125 c t bias temperature under bias C50 to 125 c t stg storage temperature C65 to 150 c v io (2) input or output voltage (except a9) C2 to 7 v v cc supply voltage C2 to 7 v v a9 (2) a9 voltage C2 to 13.5 v v pp program supply voltage C2 to 14 v mode e g v pp a9 q7-q0 read v il v il x data out output disable v il v ih x hi-z program v il pulse v pp x data in program inhibit v ih v pp x hi-z standby v ih x x hi-z electronic signature v il v il v id codes identifier a0 q7 q6 q5 q4 q3 q2 q1 q0 hex data manufacturers code v il 00100000 20h device code v ih 00111101 3dh obsolete product(s) - obsolete product(s)
m27v512 4/16 device operation the operating modes of the m27v512 are listed in the operating modes table. a single power supply is required in the read mode. all inputs are ttl levels except for g v pp and 12v on a9 for elec- tronic signature. read mode the m27v512 has two control functions, both of which must be logically active in order to obtain data at the outputs. chip enable (e ) is the power control and should be used for device selection. output enable (g ) is the output control and should be used to gate data to the output pins, indepen- dent of device selection. assuming that the ad- dresses are stable, the address access time (t avqv ) is equal to the delay from e to output (t elqv ). data is available at the output after a delay of t glqv from the falling edge of g , assuming that e has been low and the addresses have been sta- ble for at least t avqv -t glqv . standby mode the m27v512 has a standby mode which reduces the supply current from 10ma to 10a with low voltage operation v cc 3.6v, see read mode dc characteristics table for details.the m27v512 is placed in the standby mode by applying a cmos high signal to the e input. when in the standby mode, the outputs are in a high impedance state, independent of the g v pp input. table 5. ac measurement conditions high speed standard input rise and fall times 10ns 20ns input pulse voltages 0 to 3v 0.4v to 2.4v input and output timing ref. voltages 1.5v 0.8v and 2v figure 3. ac testing input output waveform ai01822 3v high speed 0v 1.5v 2.4v standard 0.4v 2.0v 0.8v figure 4. ac testing load circuit ai01823b 1.3v out c l c l = 30pf for high speed c l = 100pf for standard c l includes jig capacitance 3.3k w 1n914 device under test table 6. capacitance (1) (t a = 25 c, f = 1 mhz) note: 1. sampled only, not 100% tested. symbol parameter test condition min max unit c in input capacitance v in = 0v 6pf c out output capacitance v out = 0v 12 pf obsolete product(s) - obsolete product(s)
5/16 m27v512 table 7. read mode dc characteristics (1) (t a = 0 to 70 c or C40 to 85 c; v cc = 3.3v 10%; v pp = v cc ) note: 1. v cc must be applied simultaneously with or before v pp and removed simultaneously or after v pp . 2. maximum dc voltage on output is v cc +0.5v. table 8a. read mode ac characteristics (1) (t a = 0 to 70 c or C40 to 85 c; v cc = 3.3v 10%; v pp = v cc ) note: 1. v cc must be applied simultaneously with or before v pp and removed simultaneously or after v pp . 2. sampled only, not 100% tested. 3. speed obtained with high speed ac measurement conditions. symbol parameter test condition min max unit i li input leakage current 0v v in v cc 10 a i lo output leakage current 0v v out v cc 10 a i cc supply current e = v il , g = v il , i out = 0ma, f = 5mhz, v cc 3.6v 10 ma i cc1 supply current (standby) ttl e = v ih 1ma i cc2 supply current (standby) cmos e > v cc C 0.2v, v cc 3.6v 10 a i pp program current v pp = v cc 10 a v il input low voltage C0.3 0.8 v v ih (2) input high voltage 2 v cc + 1 v v ol output low voltage i ol = 2.1ma 0.4 v v oh output high voltage ttl i oh = C400a 2.4 v v oh output high voltage cmos i oh = C100a v cc C 0.7v v symbol alt parameter test condition m27v512 unit -100 (3) -120 min max min max t avqv t acc address valid to output valid e = v il , g = v il 100 120 ns t elqv t ce chip enable low to output valid g = v il 100 120 ns t glqv t oe output enable low to output valid e = v il 45 45 ns t ehqz (2) t df chip enable high to output hi-z g = v il 0 30 0 35 ns t ghqz (2) t df output enable high to output hi-z e = v il 0 30 0 35 ns t axqx t oh address transition to output transition e = v il , g = v il 00ns two line output control because eproms are usually used in larger memory arrays, the product features a 2 line con- trol function which accommodates the use of mul- tiple memory connection. the two line control function allows: a. the lowest possible memory power dissipation, b. complete assurance that output bus contention will not occur. for the most efficient use of these two control lines, e should be decoded and used as the prima- ry device selecting function, while g should be made a common connection to all devices in the array and connected to the read line from the system control bus. this ensures that all deselect- ed memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device. obsolete product(s) - obsolete product(s)
m27v512 6/16 figure 5. read mode ac waveforms ai00735b taxqx tehqz a0-a15 e g q0-q7 tavqv tghqz tglqv telqv valid hi-z valid table 8b. read mode ac characteristics (1) (t a = 0 to 70 c or C40 to 85 c; v cc = 3.3v 10%; v pp = v cc ) note: 1. v cc must be applied simultaneously with or before v pp and removed simultaneously or after v pp . 2. sampled only, not 100% tested. symbol alt parameter test condition m27v512 unit -150 -200 min max min max t avqv t acc address valid to output valid e = v il , g = v il 150 200 ns t elqv t ce chip enable low to output valid g = v il 150 200 ns t glqv t oe output enable low to output valid e = v il 50 60 ns t ehqz (2) t df chip enable high to output hi-z g = v il 0 40 0 50 ns t ghqz (2) t df output enable high to output hi-z e = v il 0 40 0 50 ns t axqx t oh address transition to output transition e = v il , g = v il 00ns system considerations the power switching characteristics of advanced cmos eproms require careful decoupling of the devices. the supply current, i cc , has three seg- ments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of e . the magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. the associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. it is recommended that a 0.1f ceram- ic capacitor be used on every device between v cc and v ss . this should be a high frequency capaci- tor of low inherent inductance and should be placed as close to the device as possible. in addi- tion, a 4.7f bulk electrolytic capacitor should be used between v cc and v ss for every eight devic- es. the bulk capacitor should be located near the power supply connection point.the purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of pcb traces. obsolete product(s) - obsolete product(s)
7/16 m27v512 table 9. programming mode dc characteristics (1) (t a = 25 c; v cc = 6.25v 0.25v; v pp = 12.75v 0.25v) note: 1. v cc must be applied simultaneously with or before v pp and removed simultaneously or after v pp . table 10. margin mode ac characteristics (1) (t a = 25 c; v cc = 6.25v 0.25v; v pp = 12.75v 0.25v note: 1. v cc must be applied simultaneously with or before v pp and removed simultaneously or after v pp. symbol parameter test condition min max unit i li input leakage current v il v in v ih 10 a i cc supply current 50 ma i pp program current e = v il 50 ma v il input low voltage C0.3 0.8 v v ih input high voltage 2 v cc + 0.5 v v ol output low voltage i ol = 2.1ma 0.4 v v oh output high voltage ttl i oh = C1ma 3.6 v v id a9 voltage 11.5 12.5 v symbol alt parameter test condition min max unit t a9hvph t as9 v a9 high to v pp high 2s t vphel t vps v pp high to chip enable low 2s t a10heh t as10 v a10 high to chip enable high (set) 1s t a10leh t as10 v a10 low to chip enable high (reset) 1s t exa10x t ah10 chip enable transition to v a10 transition 1s t exvpx t vph chip enable transition to v pp transition 2s t vpxa9x t ah9 v pp transition to v a9 transition 2s programming the m27v512 has been designed to be fully com- patible with the m27c512 and has the same elec- tronic signature. as a result the m27v512 can be programmed as the m27c512 on the same pro- gramming equipments applying 12.75v on v pp and 6.25v on v cc by the use of the same pres- to iib algorithm. when delivered (and after each erasure for uv eprom), all bits of the m27v512 are in the '1' state. data is introduced by selective- ly programming '0's into the desired bit locations. although only '0's will be programmed, both '1's and '0's can be present in the data word. the only way to change a '0' to a '1' is by die exposure to ul- traviolet light (uv eprom). the m27v512 is in the programming mode when v pp input is at 12.75v and e is pulsed to v il . the data to be programmed is applied to 8 bits in parallel to the data output pins.the levels required for the address and data inputs are ttl. v cc is specified to be 6.25v 0.25v. the m27v512 can use presto iib programming algorithm that drastically reduces the program- ming time (typically less than 6 seconds). never- theless to achieve compatibility with all programming equipments, presto program- ming algorithm can be used as well. obsolete product(s) - obsolete product(s)
m27v512 8/16 table 11. programming mode ac characteristics (1) (t a = 25 c; v cc = 6.25v 0.25v; v pp = 12.75v 0.25v) note: 1. v cc must be applied simultaneously with or before v pp and removed simultaneously or after v pp . 2. sampled only, not 100% tested. symbol alt parameter test condition min max unit t avel t as address valid to chip enable low 2 s t qvel t ds input valid to chip enable low 2 s t vchel t vcs v cc high to chip enable low 2s t vphel t oes v pp high to chip enable low 2s t vplvph t prt v pp rise time 50 ns t eleh t pw chip enable program pulse width (initial) 95 105 s t ehqx t dh chip enable high to input transition 2 s t ehvpx t oeh chip enable high to v pp transition 2s t vplel t vr v pp low to chip enable low 2s t elqv t dv chip enable low to output valid 1 s t ehqz (2) t dfp chip enable high to output hi-z 0 130 ns t ehax t ah chip enable high to address transition 0 ns figure 6. margin mode ac waveforms note: a8 high level = 5v; a9 high level = 12v. ai00736b ta9hvph tvpxa9x a8 e gv pp a10 set v cc tvphel ta10leh texvpx ta10heh a9 a10 reset texa10x obsolete product(s) - obsolete product(s)
9/16 m27v512 presto iib programming algorithm presto iib programming algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of 6.5 seconds. this can be achieved with stmicroelectronics m27v512 due to several design innovations described in the m27v512 datasheet to improve programming effi- ciency and to provide adequate margin for reliabil- ity. before starting the programming the internal margin mode circuit is set in order to guarantee that each cell is programmed with enough margin. then a sequence of 100s program pulses are ap- plied to each byte until a correct verify occurs. no overprogram pulses are applied since the verify in margin mode provides the necessary margin. program inhibit programming of multiple m27v512s in parallel with different data is also easily accomplished. ex- cept for e , all like inputs including g v pp of the par- allel m27v512 may be common. a ttl low level pulse applied to a m27v512's e input, with v pp at 12.75v, will program that m27v512. a high level e input inhibits the other m27v512s from being pro- grammed. program verify a verify (read) should be performed on the pro- grammed bits to determine that they were correct- ly programmed. the verify is accomplished with g at v il . data should be verified with t elqv after the falling edge of e . figure 7. programming and verify modes ac waveforms ai00737 tvplel program data in a0-a15 e gv pp q0-q7 data out tavel tqvel tvchel tvphel tehqx tehvpx teleh telqv tehax tehqz verify valid v cc figure 8. programming flowchart ai00738b n = 0 last addr verify e = 100 m s pulse ++n = 25 ++ addr v cc = 6.25v, v pp = 12.75v fail check all bytes 1st: v cc = 6v 2nd: v cc = 4.2v yes no yes no yes no set margin mode reset margin mode obsolete product(s) - obsolete product(s)
m27v512 10/16 electronic signature the electronic signature (es) mode allows the reading out of a binary code from an eprom that will identify its manufacturer and type. this mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. the es mode is functional in the 25c 5c am- bient temperature range that is required when pro- gramming the m27v512. to activate the es mode, the programming equipment must force 11.5v to 12.5v on address line a9 of the m27v512. two identifier bytes may then be sequenced from the device outputs by toggling address line a0 from v il to v ih . all other address lines must be held at v il during electronic signature mode. byte 0 (a0 = v il ) represents the manufacturer code and byte 1 (a0 = v ih ) the device identifier code. for the stmicroelectronics m27v512, these two identifier bytes are given in table 4 and can be read-out on outputs q7 to q0. note that the m27v512 and m27c512 have the same identifier bytes. erasure operation (applies for uv eprom) the erasure characteristics of the m27v512 is such that erasure begins when the cells are ex- posed to light with wavelengths shorter than ap- proximately 4000 ?. it should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 ? range. research shows that constant exposure to room level fluorescent lighting could erase a typical m27v512 in about 3 years, while it would take ap- proximately 1 week to cause erasure when ex- posed to direct sunlight. if the m27v512 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the m27v512 window to prevent unintentional erasure. the recommended erasure procedure for the m27v512 is exposure to short wave ultraviolet light which has wavelength 2537 ?. the integrated dose (i.e. uv intensity x exposure time) for erasure should be a minimum of 15 w-sec/cm 2 . the erasure time with this dos- age is approximately 15 to 20 minutes using an ul- traviolet lamp with 12000w/cm 2 power rating. the m27v512 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. some lamps have a filter on their tubes which should be removed before erasure. obsolete product(s) - obsolete product(s)
11/16 m27v512 table 12. ordering information scheme note: 1. high speed, see ac characteristics section for further information. m27v512 is replaced by the m27w512 for a list of available options (speed, package, etc...) or for further information on any aspect of this de- vice, please contact the stmicroelectronics sales office nearest to you. example: m27v512 -100 k 1 tr device type m27 supply voltage v = 3v to 3.6v device function 512 = 512 kbit (64kb x 8) speed -100 (1) = 100 ns -120 = 120 ns -150 = 150 ns -200 = 200 ns package f = fdip28w b = pdip28 k = plcc32 n = tsop28: 8 x 13.4mm temperature range 1 = 0 to 70 c 6 = C40 to 85 c options tr = tape & reel packing obsolete product(s) - obsolete product(s)
m27v512 12/16 table 13. fdip28w - 28 pin ceramic frit-seal dip, with window, package mechanical data symb mm inches typ min max typ min max a 5.71 0.225 a1 0.50 1.78 0.020 0.070 a2 3.90 5.08 0.154 0.200 b 0.40 0.55 0.016 0.022 b1 1.17 1.42 0.046 0.056 c 0.22 0.31 0.009 0.012 d 38.10 1.500 e 15.40 15.80 0.606 0.622 e1 13.05 13.36 0.514 0.526 e1 2.54 C C 0.100 C C e3 33.02 C C 1.300 C C ea 16.17 18.32 0.637 0.721 l 3.18 4.10 0.125 0.161 s 1.52 2.49 0.060 0.098 ? 7.11 C C 0.280 C C a 4 15 4 15 n28 28 figure 9. fdip28w - 28 pin ceramic frit-seal dip, with window, package outline drawing is not to scale. fdipw-a a3 a1 a l b1 b e d s e1 e n 1 c a ea d2 ? eb a2 obsolete product(s) - obsolete product(s)
13/16 m27v512 table 14. pdip28 - 28 pin plastic dip, 600 mils width, package mechanical data symb mm inches typ min max typ min max a C 5.08 C 0.200 a1 0.38 C 0.015 C a2 3.56 4.06 0.140 0.160 b 0.38 0.51 0.015 0.020 b1 1.52 C C 0.060 C C c 0.20 0.30 0.008 0.012 d 36.83 37.34 1.450 1.470 d2 33.02 C C 1.300 C C e 15.24 C C 0.600 C C e1 13.59 13.84 0.535 0.545 e1 2.54 C C 0.100 C C ea 14.99 C C 0.590 C C eb 15.24 17.78 0.600 0.700 l 3.18 3.43 0.125 0.135 s 1.78 2.08 0.070 0.082 a 0 10 0 10 n28 28 figure 10. pdip28 - 28 pin plastic dip, 600 mils width, package outline drawing is not to scale. pdip a2 a1 a l b1 b e1 d s e1 e n 1 c a ea obsolete product(s) - obsolete product(s)
m27v512 14/16 table 15. plcc32 - 32 lead plastic leaded chip carrier, package mechanical data symb mm inches typ min max typ min max a 2.54 3.56 0.100 0.140 a1 1.52 2.41 0.060 0.095 a2 0.38 C 0.015 C b 0.33 0.53 0.013 0.021 b1 0.66 0.81 0.026 0.032 d 12.32 12.57 0.485 0.495 d1 11.35 11.56 0.447 0.455 d2 9.91 10.92 0.390 0.430 e 14.86 15.11 0.585 0.595 e1 13.89 14.10 0.547 0.555 e2 12.45 13.46 0.490 0.530 e 1.27 C C 0.050 C C f 0.00 0.25 0.000 0.010 r 0.89 C C 0.035 C C n 32 32 nd 7 7 ne 9 9 cp 0.10 0.004 figure 11. plcc32 - 32 lead plastic leaded chip carrier, package outline drawing is not to scale. plcc d ne e1 e 1 n d1 nd cp b d2/e2 e b1 a1 a r 0.51 (.020) 1.14 (.045) f a2 obsolete product(s) - obsolete product(s)
15/16 m27v512 figure 12. tsop28 - 28 lead plastic thin small outline, 8 x 13.4 mm, package outline drawing is not to scale tsop-c d1 e 7 8 cp b e a2 a 22 d die c l a1 a 21 28 1 table 16. tsop28 - 28 lead plastic thin small outline, 8 x 13.4 mm, package mechanical data symb mm inches typ min max typ min max a 1.25 0.049 a1 0.20 0.008 a2 0.95 1.15 0.037 0.045 b 0.17 0.27 0.007 0.011 c 0.10 0.21 0.004 0.008 d 13.20 13.60 0.520 0.535 d1 11.70 11.90 0.461 0.469 e 7.90 8.10 0.311 0.319 e0.55 C C 0.022 C C l 0.50 0.70 0.020 0.028 a 0 5 0 5 n28 28 cp 0.10 0.004 obsolete product(s) - obsolete product(s)
m27v512 16/16 information furnished is believed to be accurate and reliable. however, stmicroelectronics assumes no responsibility for the co nsequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of stmicroelectronics. specifications mentioned in this publicati on are subject to change without notice. this publication supersedes and replaces all information previously supplied. stmicroelectronics prod ucts are not authorized for use as critical components in life support devices or systems without express written approval of stmicroelectro nics. the st logo is registered trademark of stmicroelectronics a 2000 stmicroelectronics - all rights reserved all other names are the property of their respective owners. stmicroelectronics group of companies australia - brazil - china - finland - france - germany - hong kong - india - italy - japan - malaysia - malta - morocco - singapore - spain - sweden - switzerland - united kingdom - u.s.a. http://www.st.com obsolete product(s) - obsolete product(s)


▲Up To Search▲   

 
Price & Availability of M27V512-100K1TR

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X